







### Nitish Kumar Gupta

Course: GATE Computer Science Engineering(CS)

☆ HOME

MY TEST

BOOKMARKS

MY PROFILE

REPORTS

BUY PACKAGE

ASK AN EXPERT

OFFER

EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES





Hence, the circuit is of a MOD-3 counter.







Q. 3

If Booth's Algorithm for multiplication is used then which of the following represents multiplier -29 in recorded form?



Your answer is Correct





00 - 100 + 10 - 1







### Solution:

We know that for a stage change to ripple through n stages i.e.  $T_{\rm C}$  = n ×  $t_{pd}$ 

$$f_c = \frac{1}{T_C}$$

$$f_c = \frac{1}{n \times t_{pd}}$$

So,

$$t_{pd} = \frac{1}{n \times f_c}$$

$$t_{pd}(\text{min}) = \frac{1}{10 \times 10 \times 10^6 \text{Hz}}$$
  
= 0.01 × 10<sup>-6</sup> sec  
= 10 × 10<sup>-9</sup> sec  
= 10 nsec

## ILI QUESTION ANALYTICS

### Q. 7

Consider the counter circuit shown in the figure below:



The present state (Q2 Q1Q0) of the counter before applying the clock pulse was (101). If the input clock frequency to the circuit is 100 kHz, then the output frequency of the circuit will be \_\_\_\_\_kHz.

Solution Video Have any Doubt?

### 50

Correct Option

Solution:

| Clock | $Q_2$ | $Q_1$ | $Q_0$ |
|-------|-------|-------|-------|
| 0     | 1     | 0     | 1     |
| 1     | 0     | 1     | 0     |
| 2     | 1     | 0     | 1     |

Hence, the sequence repeats itself after 2 clock pulses. Thus it is a divide by two counter.

The output frequency = 
$$\frac{f_{\text{in}}}{2}$$

$$= \frac{100}{2} \text{kHz} = 50 \text{kHz}$$



Your Answer is 12.5

# III QUESTION ANALYTICS

### Q. 8

A synchronous counter is designed using J-K FF, X-Y FF and D-FF as shown below. X-Y FF truth table is

|   |   | _                |  |
|---|---|------------------|--|
| 0 | 1 | $\overline{Q}_n$ |  |
| 1 | 0 | 0                |  |
| 1 | 1 | $Q_n$            |  |
|   |   |                  |  |
|   |   |                  |  |
|   |   |                  |  |



If the initial content of the counter is 001 at Q2, Q1, Q0, after the number of clock pulses counter is back to the same state is \_

Solution Video Have any Doubt?



Your answer is Correct4

### Solution:

|     |       |       |       | FF2                  |     | <u>FF1</u> |           | FF0       |
|-----|-------|-------|-------|----------------------|-----|------------|-----------|-----------|
| CLK | $Q_2$ | $Q_1$ | $Q_0$ | $J = \overline{Q}_0$ | K=1 | $X = Q_2$  | $Y = Q_0$ | $D = Q_1$ |
|     | 0     | 0     | 1     | 0                    | 1   | 0          | 1         | 0         |
| 1   | 0     | 1     | 0     | 1                    | 1   | 0          | 0         | 1         |
| 2   | 1     | 1     | 1     | 0                    | 1   | 1          | 1         | 1         |
| 3   | 0     | 1     | 1     | 0                    | 1   | 0          | 1         | 1         |
| 4   | 0     | 0     | 1     |                      |     |            |           |           |

: Counter is back to the initial state after 4 clock pulses.

# QUESTION ANALYTICS

## Q. 9

The difference between 201 and next larger double precision number is  $2^{\mathbf{P}}$ , if IEEE double precision format is used then the value of  $\mathbf{P}$  is \_







